Design Enablement Parasitic Extraction Developer
Albany, USA IT development
Job description
Introduction
As a Hardware Developer at IBM, you’ll get to work on the systems that are driving the quantum revolution and the AI era. Join an elite team of engineering professionals who enable IBM customers to make better decisions quicker on the most trusted hardware platform in today’s market.
Your Role and Responsibilities
As the next Design Enablement Parasitic Extraction Developer you will Develop Parasitic Extraction (PEX) decks using industry-standard tools such as Mentor Graphics’ Calibre and Synopsys Star-RC. You will have close and frequent cooperation with process development engineers.
Some of your responsibilities will. be (not limited to):
· Develop Parasitic Extraction (PEX) decks from Process Assumption Specifications and Design Rules. Work closely with process development engineers, device modeling engineers, and design automation engineers
· Interpret Process Assumption Specifications and Design Rules to create test layouts, using industry standard (EDA) tools such as Cadence Virtuoso Design Environment
· Debug and solve problems in a team environment
Required Technical and Professional Expertise
· Understanding of physical layout, technology groundrules, and semiconductor processing
· Experience developing automation and scripting
· Experience using the Cadence Virtuoso or other layout design tool
· Ability to debug errors, solve problems, and work in a team environment
· Fluent English (both verbal and written) and strong communication skills
Preferred Technical and Professional Expertise
· Experience developing Layout vs Schematic (LVS) decks with Mentor Graphics’ Calibre, Synopsys ICV or another industry-standard tool
· Experience developing Parasitic Extraction (PEX) decks with Synopsys StarRC or another industry-standard tool
· Experience with advanced sub-micron semiconductor technology nodes
· Experience with Process Emulation using Synopsys SPX or another industry-standard tool